## <u>TOSHIBA</u>

TOSHIBA Multi-Chip Module

# TB7004AFL

Synchronous Buck Converter Module for High-Current and Low-Voltage Applications

The TB7004AFL is a synchronous buck converter (step-down chopper) module. A DC-DC converter can be formed by combining the TB7004AFL with a PWM control IC, inductors, and input and output capacitors.

### Features

- Operating frequency: up to 1 MHz
- Incorporates 5-V regulator (output current: 10 mA.)
- VCIN undervoltage lockout (UVLO) In UVLO mode, the GH and GL outputs are set Low and REG5V is set to 0 V. (The internal voltage regulator is shut down.)
- Thermal shutdown (TSD)
- Low-side MOSFET gate drive voltage: 5 to 12 V (max 16 V) The low-side MOSFET gate drive voltage is supplied externally via VGIN.
- DISBL# is a digital input and can receive either a 12-V, 5-V or 3.3-V logic High signal.
- DISBL#: H = Enables the internal circuitry.
  - L = Disables the internal circuitry and turns off both the high-side and low-side MOSFETs (GH = Low, GL = Low). The internal 5-V regulator remains active.
- The PWM can receive 3.3-V logic input.
  - H: GH = H, GL = L
  - L: GH = L, GL = H
- The internal dead time control circuitry optimizes the switching of the high-side and low-side MOSFETs.
- Incorporates boot switch.

Charge switch for the bootstrap capacitor (The boot switch behaves like a Schottky barrier diode.)

### Marking



Care should be taken for static electricity when handling this product since it has a MOS structure.



Weight: 0.19 g (typ.)

### Simplified Block Diagram



### **Detailed Block Diagram**



### Undervoltage Lockout Circuit Output Signal



### Pin Configuration

TOSHIBA



(Bottom View)

### **Pin Description**

| Symbol | Pin No.           | Description                                                                                                                                                                     | Notes                              |  |
|--------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|
| CGND   | 1, 6, 51, Tab     | Signal ground for control circuitry                                                                                                                                             | Connect to PGND.                   |  |
| NC     | 2                 | No-connect pin                                                                                                                                                                  |                                    |  |
| VGIN   | 3                 | Power supply for low-side MOSFET gate drive                                                                                                                                     |                                    |  |
| VCIN   | 4                 | Power supply for control circuitry                                                                                                                                              |                                    |  |
| BOOT   | 5                 | Bootstrap capacitor connection                                                                                                                                                  |                                    |  |
| GH     | 7                 | High-side MOSFET gate signal                                                                                                                                                    | For monitoring purposes            |  |
| VIN    | 8 to 20, Tab      | Input pins. Connected to an input of the on-chip the DC-DC converter.                                                                                                           |                                    |  |
| VSWH   | 21, 40 to 50, Tab | Output pins. Output inductor connection                                                                                                                                         |                                    |  |
| PGND   | 22 to 39          | Power ground                                                                                                                                                                    |                                    |  |
| GL     | 52                | Low-side MOSFET gate signal                                                                                                                                                     | For monitoring purposes            |  |
| THDN   | 53                | Open-drain output that indicates that thermal shutdown (TSD) has been tripped. An external pull-up resistor should be added to the THDN pin. Held Low in thermal shutdown mode. |                                    |  |
| REG5V  | 54                | Internal 5-V regulator output                                                                                                                                                   |                                    |  |
| DISBL# | 55                | Disable signal for internal circuitry. Setting DISBL# High enables internal circuitry. Setting DISBL# Low disables internal circuitry.                                          | Accepts both 5-V and 12-V signals. |  |
| PWM    | 56                | 3.3-V logic input                                                                                                                                                               |                                    |  |

### Absolute Maximum Ratings (Ta = 25°C)

| Characteris          | tics                     | Symbol               | Rating              | Unit |
|----------------------|--------------------------|----------------------|---------------------|------|
| VIN to PGND voltage  |                          | V <sub>IN</sub>      | 30                  | V    |
| VCIN to CGND voltage |                          | V <sub>CIN</sub>     | -0.3 to 16          | V    |
| VSWH to PGND voltag  | e                        | V <sub>SWH</sub>     | -2 to 30            | V    |
| VGIN to CGND voltage | !                        | V <sub>GIN</sub>     | –0.3 to 16          | V    |
| BOOT to VSWH voltag  | e                        | VBOOT-VSWH           | -0.3 to REG5V + 0.3 | V    |
| BOOT to CGND voltage | е                        | VBOOT                | -0.3 to 30          | V    |
| PWM to CGND voltage  | !                        | V <sub>PWM</sub>     | -0.3 to 5.3         | V    |
| DISBL# to CGND volta | ge                       | V <sub>DISBL#</sub>  | -0.3 to VCIN + 0.3  | V    |
| THDN to CGND voltage | е                        | V <sub>THDN</sub>    | –0.3 to 6           | V    |
| Output RMS current   |                          | IOUT                 | 35                  | А    |
| Operating duty cycle |                          | D                    | 70                  | %    |
| REG5V current        |                          | I <sub>REG5V</sub>   | -10 to 0.1          | mA   |
| Power dissipation    | $T_{pcb} = 25^{\circ}C$  | P <sub>D</sub> (25)  | 25                  | W    |
|                      | $T_{pcb} = 110^{\circ}C$ | P <sub>D</sub> (110) | 8                   | W    |
| Channel temperature  |                          | T <sub>ch</sub>      | -40 to 150          | °C   |
| Storage temperature  |                          | T <sub>stg</sub>     | –55 to 150          | °C   |

Note1: Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings and the operating ranges.

Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc).

### **Electrical Characteristics**

#### (V<sub>CIN</sub> = 12 V, V<sub>GIN</sub> = 5 V, V<sub>DISBL</sub># = 12 V, Ta = 25°C, unless otherwise specified)

| Characteristics                 | Symbol                  | Pin    | Test Condition                                                | Min  | Тур.           | Max  | Unit |  |
|---------------------------------|-------------------------|--------|---------------------------------------------------------------|------|----------------|------|------|--|
| Power supply                    |                         |        |                                                               |      |                |      |      |  |
| Operating input voltage         | V <sub>IN (OPR)</sub>   | VIN    | —                                                             |      |                | 19   | V    |  |
| Operating input voltage         | V <sub>CIN (OPR)</sub>  | VCIN   | —                                                             | 10   | 12             | 14   | V    |  |
| Quiescent current               | ICIN (OFF)              | VCIN   | $V_{\text{DISBL}\#} = 0, V_{\text{PWM}} = 0$                  | _    | _              | 1.3  | mA   |  |
| Operating VGIN current          | IGIN (OPR)              | VGIN   | $f_C = 1 \text{ MHz}, \text{ duty} = 10\%$                    | _    | _              | 60   | mA   |  |
| Undervoltage lockout threshold  | V <sub>UVLO</sub>       | VCIN   | —                                                             | 6.5  | 7.2            | 7.9  | V    |  |
| Undervoltage lockout hysteresis | V <sub>hys-UVLO</sub>   | VCIN   | —                                                             | _    | 2.0            | _    | V    |  |
| PWM signal input                |                         |        |                                                               |      |                |      |      |  |
| PWM input rising threshold      | V <sub>H (PWM)</sub>    | PWM    | —                                                             | 2.0  | —              | _    | V    |  |
| PWM input falling threshold     | V <sub>L (PWM)</sub>    | PWM    | —                                                             | _    | —              | 0.8  | V    |  |
| PWM input resistance            | R <sub>PWM</sub>        | PWM    | V <sub>PWM</sub> = 3.3 V                                      | 33   | 50             | 77   | kΩ   |  |
| DISBL# signal input             |                         |        |                                                               |      |                |      |      |  |
| DISBL# input rising threshold   | V <sub>H (DISBL#)</sub> | DISBL# | —                                                             | 2.0  | —              | _    | V    |  |
| DISBL# input falling threshold  | V <sub>L (DISBL#)</sub> | DISBL# | —                                                             | _    | —              | 0.8  | V    |  |
| DISBL# input current            | I <sub>DISBL#</sub>     | DISBL# | V <sub>DISBL</sub> # = 0                                      | _    | _              | 5.0  | μA   |  |
| REG5V output                    |                         |        |                                                               |      |                |      |      |  |
| REG5V output voltage            | V <sub>OUT(REG5V)</sub> | REG5V  | $I_{REG5V} = -10 \text{ mA}$                                  | 4.75 | 5.0            | 5.25 | V    |  |
| Line regulation                 | Reg · line              | REG5V  | I <sub>REG5V</sub> = -10 mA,<br>V <sub>CIN</sub> = 10 to 14 V | _    | _              | 20   | mV   |  |
| Load regulation                 | Reg · load              | REG5V  | $I_{REG5V} = 0$ to $-10$ mA                                   | _    | _              | 20   | mV   |  |
| Thermal shutdown                |                         |        |                                                               |      |                |      |      |  |
| Thermal shutdown threshold      | T <sub>tsdn</sub>       | _      | —                                                             | _    | 165            | _    | °C   |  |
| Thermal shutdown hysteresis     | T <sub>hys - tsdn</sub> | _      | _                                                             | _    | 15<br>(Note 2) | _    | °C   |  |
| THDN output low voltage         | VOUT (THDN)             | THDN   | I <sub>THDN</sub> = 2 mA                                      |      |                | 0.4  | V    |  |
| THDN sink current               | ITHDN                   | THDN   | —                                                             |      |                | 5    | mA   |  |

Note 2: Design target only. Not 100% tested in production.

Note 3: Don't use the TB7004AFL after thermal shutdown is tripped, because the thermal shutdown circuitry operates beyond the rated absolute maximum temperature. The thermal shutdown circuitry cannot always protect the device from failure. The device may be permanently damaged before thermal shutdown is tripped, depending on usage conditions. Refer to the description of thermal shutdown on page 12.

### <u>TOSHIBA</u>

### **Typical Application**



### **Test Circuit**



$$\begin{split} P_{IN} &= I_{IN} \times V_{IN} + I_{CIN} \times V_{CIN} + I_{GIN} \times V_{GIN} \\ P_{OUT} &= I_{OUT} \times V_{OUT} \\ \text{Efficiency} &= P_{OUT} / P_{IN} \\ P_{LOSS} &= P_{IN} - P_{OUT} \end{split}$$

### **Performance Characteristics**



















 $V_{IN}$  = 12 V,  $V_{CIN}$  = 12 V,  $V_{GIN}$  = 5 V,  $V_{OUT}$  = 1.3 V,  $f_C$  = 1 MHz, L = 0.6  $\mu H$ 

Note: This safe operating area was obtained using the following evaluation board. The safe operating area varies with board conditions.

Board conditions Material: FR-4 Number of layers: 4 Copper thickness: 35 μm Board size: 75 mm × 55 mm Board thickness: 2.4 mm

### <u>TOSHIBA</u>

#### **Operational Description**

#### **Power Supplies**

VGIN: Power supply for low-side MOSFET gate drive

The low-side gate drive voltage can be selected, independent of VCIN. Supply voltage: 5 to 16 V

 $\ensuremath{\text{VCIN}}\xspace$  Power supply for the internal control circuitry

Incorporates undervoltage lockout (UVLO.)

UVLO threshold voltage: 7.2 V (typ.)

UVLO hysteresis voltage: 2.0 V (typ.)

In UVLO mode, the TB7004AFL turns off both the high-side and low-side MOSFETs and shuts down the internal 5-V regulator.



#### DISBL#

The DISBL# input enables and disables the MOSFET drivers.

H: Normal operation

L: Turns off both the high-side and low-side MOSFETs.

Rising threshold voltage: 2.0 V (min)

Falling threshold voltage: 0.8 V (max)

While the MOSFET drivers are disabled, the 5-V regulator remains active.



#### PWM

Control input for the internal power MOSFET drivers

H: Turns on the high-side MOSFET and turns off the low-side MOSFET.

L: Turns off the high-side MOSFET and turns on the low-side MOSFET.

Rising threshold voltage: 2.0 V (min)

Falling threshold voltage: 0.8 V (max)

|      | Inputs |     | Outputs |                     |                    |
|------|--------|-----|---------|---------------------|--------------------|
| VCIN | DISBL# | PWM | REG5V   | High-Side<br>MOSFET | Low-Side<br>MOSFET |
| L    | —      | —   | OFF     | OFF                 | OFF                |
| н    | L      | _   | ON      | OFF                 | OFF                |
| Н    | Open   | _   | ON      | OFF                 | OFF                |
| н    | Н      | L   | ON      | OFF                 | ON                 |
| Н    | Н      | Н   | ON      | ON                  | OFF                |

### Thermal Shutdown

If the integrated driver IC temperature exceeds 165  $^{\circ}\mathrm{C},$  thermal shutdown is tripped.

TSD hysteresis: 15°C (typ.)

If the integrated MOS chip is the heating source, it takes some time for the overtemperature to be detected at the sensor due to the distance between them. The chip temperature might exceed the TSD threshold before the thermal shutdown circuitry is tripped.

In the TSD mode, the TB7004AFL turns off both the low-side and high-side MOSFETs and keeps the internal 5-V regulator active.



### THDN

THDN is an open-drain output that indicates thermal shutdown. An external pull-up resistor should be connected to this pin. During normal operation, the internal switch is off, causing THDN to be High. In thermal shutdown mode, the internal switch is on, causing THDN to be Low.

#### BOOT

BOOT is an input pin from which the bootstrap capacitor is charged. The bootstrap capacitor should be connected between this pin and VSWH. While the PWM signal is Low (i.e., the high-side MOSFET is off), the bootstrap capacitor is charged from the

internal 5-V regulator. Be sure to use a sufficiently large capacitor.

Typical capacitance: > 0.2  $\mu$ F (V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 1.3 V, f<sub>C</sub> = 1 MHz)

#### **Package Dimensions** QFN56-P-0808-0.20 Unit: mm 0.23 +0.07 0.10 M C A B $0.55 \pm 0.05$ 8.00±0.05 A $3.50 \pm 0.05$ 2.25±0.05 1 PIN ID B 56 43 56 42 42 2.20±0.05 $0.55\pm0.05$ 1 PIN ID 8.00±0.05 6.30±0.05 3.55±0.05 29 29 14 14 0.15 C 2X 0.45±0.05 15 28 28 15 $0.50 \pm 0.05$ 0.15 C 2X **Top View Bottom View** 0.40±0.05 0.10 Max 0.50±0.05 11 0.10 C 0.85±0.10 □ 0.08 C 0.203±0.05 0.05 Max Ċ Side View

Weight: 0.19 g (typ.)

### **Recommended PCB Footprint**



### Note On Drypacking

After the drypack is opened, the TB7004AFL should be soldered either within 168 hours of exposure to  $30^{\circ}C / 60\%$  RH or within 96 hours of exposure to  $30^{\circ}C / 70\%$  RH.

#### RESTRICTIONS ON PRODUCT USE

20070701-EN GENERAL

• The information contained herein is subject to change without notice.

TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor
devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical
stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety
in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such
TOSHIBA products could cause loss of human life, bodily injury or damage to property.

In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.

- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.).These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in his document shall be made at the customer's own risk.
- The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or sale are prohibited under any applicable laws and regulations.
- Please contact your sales representative for product-by-product details in this document regarding RoHS compatibility. Please use these products in this document in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances. Toshiba assumes no liability for damage or losses occurring as a result of noncompliance with applicable laws and regulations.